Upgraded PUF-based Crypto Coprocessor (Compliant with TLS 1.3 / FIPS 186-5)
New design techniques enable extremely reliable medical devices
Dresden, March 12, 2012 - For pacemakers and other implantable medical devices there are three key factors: extreme reliability, small size, and long longevity. In the EU project DeSyRe, researchers tackle these issues with a new approach: building a reliable system on unreliable components. Ioannis Sourdis, project leader, today explains the DeSyRe’s approach in a tutorial on “Hardware and software design and verification for safety critical electronic systems” during the DATE 2012 conference in Dresden.
To counter the increasing fault-rates expected in the next technology generations, DeSyRe develops new design techniques for future Systems-on-Chips to improve reliability while at the same time reducing power and performance overheads associated with fault-tolerance. Ioannis Sourdis, Assistant Professor in Computer Engineering at Chalmers University of Technology, is the project leader of DeSyRe (on-Demand System Reliability).
“We focus on the design of future highly reliable Systems-on-Chips that consume far less power than other designs for high reliability systems,” he says. ”This approach allows by design devices that combine high reliability with small batteries and state-of-the-art longevity. It is perfect for safety-critical applications such as in implantable medical devices, for example pacemakers or deep brain stimulators that treat Parkinson’s disease”.
Research in reliable systems typically focuses on fail-safe mechanisms that use various redundancy schemes, in which sensitive subsystems are entirely doubled as a fail-safe. Checking for faults in the subsystem increases the energy consumption and decreases the performance of chips, as testing all subsystems cost time and energy.
The DeSyRe consortium takes a different approach, and separates the System-on-Chip (SoC) into two different areas: one which is extremely resistant to faults, and one area with fault-prone processing cores. The cores on the fault-prone area are interchangeable and the task of one core can easily be transferred to any of the other cores in case of a diagnosed malfunction. The fault-free part of the chip is responsible for monitoring the operation of the fault-prone part by performing sanity-checks of the processing cores, and for assuring that each core correctly handles an assigned sub-task.
“It sounds perhaps counterintuitive to design a highly reliable System-on-Chip on the basis of components that may fail, and yet this is exactly what we propose to do. Since our subsystems consist of small, interchangeable processing cores, we can test and exclude individual cores while the function of the whole systems stays intact”, says Gerard Rauwerda, CTO of Recore Systems, one of the industry partners of DeSyRe. "The beauty of the DeSyRe approach is that the system continues to do its job reliably, even if one or more cores fail, extending chip longevity."
The researchers expect this type of fault-tolerance to reduce energy consumption by at least ten to twenty percent compared to other redundancy schemes, while at the same time minimizing penalty on performance.
"People that need implantable medical devices will also benefit from this, as it pays off in a longer battery life and a postponed device replacement without any compromise to reliability," Ioannis Sourdis concludes.
About the tutorial at DATE 2012
The tutorial on “Hardware and software design and verification for safety critical electronic systems”takes place on Monday March 12, from 09:30 to 13:00, during the DATE 2012 Conference in Dresden.
More on the DATE 2012 ‘Design Automation and Test in Europe’ conference and the tutorial: www.date-conference.com/conference/session/E1
About the EU FP7 project DeSyRe
The DeSyRe consortium brings together leading European experts in the field of fault-tolerant and self-repairing designs, both from academia and industry. University partners are: project leader Chalmers University of Technology (Sweden), University of Bristol (UK), EPFL (Switzerland), FORTH (Greece) and Imperial College London (UK). Industry partners are Neurasmus and Recore Systems (The Netherlands) and Yogitech (Italy).
Project start date: 1st October 2011
Duration: 36 months
Project website: www.desyre.eu
For more information, please contact:
Ioannis Sourdis, Chalmers University of Technology, +46 31 772 17 44, sourdis@chalmers.se
Related News
- Agnisys Delivers Novel AI Technology and FPGA Support for IP and SoC Specification Automation
- Veriest Solutions and CEVA develop functional safety verification methodology for automotive devices
- Mobileye Adopts Key Synopsys Automotive Functional Safety Verification Solution to Enable ISO 26262 Compliance of its Next-Generation ADAS SoCs
- Synopsys' SpyGlass Solution Delivers Critical Technology to Enable Compliance with DO-254 Aviation Safety Standard
- Synopsys Unveils Verification Continuum to Enable Next Wave of Industry Innovation in Software Bring-Up for Complex SoCs
Breaking News
- China's Intel, AMD Ban Helps Local Rivals, Analysts Say
- PUFsecurity Unveils Next-Gen Crypto Coprocessor PUFcc7 Featuring High-speed Performance and TLS 1.3 Support
- SEMIFIVE Starts Mass Production of its 14nm AI Inference SoC Platform based Product
- VeriSilicon's complete Bluetooth Low Energy IP solution is fully compliant with LE Audio specification
- TASKING and Andes Announce FuSa Compliant Compiler Support for Andes RISC-V ASIL Compliant Automotive IP
Most Popular
- Intel and Arm Team Up to Power Startups
- Chiplet Interconnect Pioneer Eliyan Closes $60 Million Series B Funding Round, Co-led by Samsung Catalyst Fund and Tiger Global Management to Address Most Pressing Challenge in Development of Generative AI Chips
- PUFsecurity Unveils Next-Gen Crypto Coprocessor PUFcc7 Featuring High-speed Performance and TLS 1.3 Support
- Renesas Introduces Industry's First General-Purpose 32-bit RISC-V MCUs with Internally Developed CPU Core
- SmartSoC Solutions Joins TSMC Design Center Alliance to Boost Semiconductor Innovation in India
E-mail This Article | Printer-Friendly Page |