Bytom, October 31, 2012 -- Digital Core Design, IP Core provider and a System on Chip design house, has introduced the DT8051. The newest IP Core from Poland is the worlds most powerful tiny 8051 available on the market. The complete system with peripherals and the DoCD debugger needs just 6 650 ASIC gates, when a standalone CPU utilizes little else than 3k gates.
The DT8051 is an area optimized tiny soft core of a single chip 8-bit embedded microcontroller, based on the most popular 8051 MCU. The Polish IP Core seems to be an excellent solution, also regarding to 32-bit ARM Cores, when even a plain M0 utilize more than 10000 gates. In terms of the cost & area of silicon-proven DT8051, not just other 8-bit MCUs, but also a 32-bit processor licensing comes close says Tomek Krzyzak, the Vice President of Digital Core Design. Moreover, our DT8051 can run in very small FPGA devices or can be just a tiny frag-ment of a System-on-Chip ASIC - as the old saying goes: small is beautiful. A very low gate count area allows as well to run the core at high performance, up to 300 MHz in Hynix 0.18 library (equivalent performance to the original 80C51, clocked with 2400 MHz).
The DT8051 soft core is 100% binary-compatible with the industry standard 8051 8-bit microcontrol-ler, but in comparison to its ancestor, DCDs IP Core has a very low gate count architecture, giving 6 650 ASIC gates for the complete system with peripherals and the DoCDTM on-chip debugger. But the size wouldnt mean anything, without an appropriate performance. The DT8051 could be named a mighty power says Piotr Kandora, a VP & Director of R&D at DCD. Dhrystone 2.1 benchmark program runs exactly 8.1 times faster, than the original 80C51 at the same frequency. The perfor-mance results are more than 2 times higher than the nearest competitive designs.
The DT8051 includes a 2-wire DoCD on-chip debugger (TTAG), up to eight external interrupt sources, an advanced Power Management Unit, Timers 0&1, I/O bit addressable Ports, full duplex UART and interface for external SFR. Furthermore, DCDs IP Core has a built-in support for the 2-wire TTAG interface - DCD Hardware Debug System, popular DoCDTM. This version of the debugger is dedicated for applications, where a number of external pins is limited.
The DT8051 is delivered with fully automated test bench and complete set of tests, allowing easy package validation, at each stage of SoC design flow.
More information: http://www.dcd.pl/ipcore/33/dt8051/
Information about Digital Core Design:
Digital Core Design is a leading Intellectual Property (IP) Core provider and System-on-Chip (SoC) design house. The company was founded in 1999 and since the early beginning is con-sidered as an expert in IP Cores architecture improvements. Thousands of customers became convinced by our unique solutions and billions of people worldwide use our technology in USB, MP3 players, mobile phones and many other.
The innovativeness of DCD's IP solutions has been confirmed by over 300 licenses sold to over 200 customers worldwide, such as: INTEL, SIEMENS, PHILIPS, TOYOTA, OSRAM, GENERAL ELECTRIC, SILICON GRAPHICS, RAFAEL, SAGEM or GOODRICH.
More information: http://dcd.pl/page/147/about/