Synopsys Introduces VCS Verification Library to Speed Verification by Up to 5X
Verification IP Product Combines with Advanced Methodologies and Tools to Deliver a High-Performance Integrated Verification Environment
MOUNTAIN VIEW, Calif. -- Sept. 26, 2005 -- Synopsys, Inc. (Nasdaq: SNPS), a world leader in semiconductor design software, today announced the release and general availability of the VCS(R)Verification Library, a broad portfolio of design-proven, standards-based verification IP (VIP). The VCS Verification Library builds on the industry-proven DesignWare(R) Verification IP, allowing designers to achieve up to five times performance improvement when used with Synopsys' VCS comprehensive RTL verification solution, or Pioneer-NTB SystemVerilog testbench automation tool.
The VCS Verification Library includes verification IP for the industry's most popular bus protocols, including AMBA(TM) 3 AXI(TM), AMBA 2.0, PCI Express(R), USB, Serial ATA and 10G Ethernet, as well as more than 10,000 memory models. The verification IP includes traffic generators, and monitors to provide functional coverage of bus protocols and identify protocol violations.
The VCS Verification Library provides extensive support for the Synopsys Reference Verification Methodology (RVM), which was developed by verification experts to help engineers adopt industry-best practices for the development of interoperable and reusable verification environments. RVM uses coverage-driven and constrained-random techniques with support for the industry-standard SystemVerilog and OpenVera(R) hardware verification languages.
The VCS Verification Library is supported by VCS' Native Testbench (NTB) technology which compiles VCS Verification Library IP, testbench, assertions and design-under-test together into a single high-performance executable. By natively integrating these technologies, designers can achieve a shorter verification cycle with up to five times faster runtime performance.
"Using Synopsys' verification IP helped accelerate the development of our constrained-random testbench environment which enabled us to obtain high functional coverage and identify corner case design bugs," said Randy Mullin, director of verification at Tundra Semiconductor Corporation. "VCS NTB is an integral part of our verification process."
"As the standard interfaces on SoC designs continue to increase in number and complexity, designers are faced with tremendous verification challenges," said Guri Stark, vice president of Marketing, Synopsys' Solutions Group. "Synopsys is leading the way in solving these challenges with a product that simplifies testbench creation, provides better coverage and delivers much higher verification performance."
Availability
The VCS Verification Library is available now. Current customers of DesignWare verification IP can gain access to the new functionality at no additional charge by downloading the latest version from the Synopsys web site.
About VCS Verification Library
The VCS(R) Verification Library provides the broadest portfolio of design-proven, standards-based verification IP (VIP) helping designers save testbench development time and reach functional coverage goals faster. It offers advanced functionality for block and chip-level verification and is an integral part of the Synopsys Discovery(TM) Verification Platform. VCS Verification Library supports Verilog, SystemVerilog, OpenVera, and VHDL testbenches. It supports all popular simulators and enables up to five times faster verification when used with the VCS solution or Pioneer-NTB tool. The VCS Verification Library includes: PCI Express, PCI-X(R), PCI, USB 1.1/2.0/OTG, AMBA 2.0, AMBA 3 AXI, 10/100/1G/10G Ethernet, I2C, SATA, Serial I/O standard protocols and more than 10,000 memory models and more. For more information on the VCS Verification Library, visit: http://www.synopsys.com/products/solutions/discovery_platform.html
About Synopsys
Synopsys, Inc. is a world leader in EDA software for semiconductor design. The company delivers technology-leading semiconductor design and verification platforms and IC manufacturing software products to the global electronics market, enabling the development and production of complex systems-on-chips (SoCs). Synopsys also provides intellectual property and design services to simplify the design process and accelerate time-to-market for its customers. Synopsys is headquartered in Mountain View, California and has offices in more than 60 locations throughout North America, Europe, Japan and Asia. Visit Synopsys online at http://www.synopsys.com
|
Synopsys, Inc. Hot Verification IP
Related News
- Synopsys VC LP for Low Power Signoff Verification Delivers Up to 5X Runtime Gain at Samsung
- Synopsys Announces New Additions to Liberty to Significantly Speed up Timing Closure
- Tego Standardizes on VMM and Synopsys VCS Solution to Speed Verification of Radio Frequency Identification Tags
- Synopsys Introduces Migration Service from Verisity Specman Elite to Synopsys VCS Verification Solution
- Aniah raises €6 million to speed up the deployment of its verification and design support software for semiconductors
Breaking News
- Launching MosChip DigitalSky™ for Building Connected Intelligent Enterprises
- Crypto Quantique collaborates with ADLINK to simplify and enhance device security in industrial PCs
- Xiphera Partners with IPro for the Israeli Chip Design Market
- Siemens collaborates with GlobalFoundries to certify Analog FastSPICE for the foundry's high-performance processes
- EXTOLL collaborates with Frontgrade Technologies for High-Speed SerDes IP
Most Popular
- BrainChip Introduces Lowest-Power AI Acceleration Co-Processor
- Launching MosChip DigitalSky™ for Building Connected Intelligent Enterprises
- Siemens collaborates with GlobalFoundries to certify Analog FastSPICE for the foundry's high-performance processes
- RaiderChip brings Meta Llama 3.2 LLM HW acceleration to low cost FPGAs
- Crypto Quantique collaborates with ADLINK to simplify and enhance device security in industrial PCs
E-mail This Article | Printer-Friendly Page |