Forte Announces Cynthesizer 3.3 with First SystemC to GDSII Flow; Adds SystemC Behavioral IP Library and Graphical Analysis Environment
San Jose, Calif. -- June 7, 2007 -- Forte Design Systems today announced the availability of version 3.3 of its Cynthesizer™ SystemC synthesis product. Cynthesizer v3.3 is the first high-level synthesis product to offer a direct path from high-level SystemC to GDSII by integrating Cynthesizer and Magma Design Automation's Blast Create™ synthesis technology and Blast Fusion® place-and-route technology. The latest release also adds SystemC behavioral design IP, a graphical analysis environment, and other features for better quality of results (QoR).
"Having a direct link from SystemC algorithms to GDSII provides designers with a significant advantage in time to high quality results," said Sean Dart, Forte's president and CEO. "Our new CynWare IP library and tight integrations with partner products provide customers the fastest path from algorithms to first-time production silicon."
Direct path from SystemC algorithms to GDSII provides timing closure insight
With Forte's integration of Cynthesizer and Magma's Blast Create, designers can take high-level SystemC code and go straight to GDSII, giving them accurate timing and area estimation as early as possible in the design process. Designers can use SystemC for architectural exploration and immediately assess which design will give the best place and route (P&R) utilization. With a few simple configuration settings, designers can automatically use Blast Create to synthesize the Verilog RTL generated by Cynthesizer to a gate-level netlist, and use Magma's Blast Fusion for placement and routing.
At higher levels of abstraction there are less specific implementation details available. Based on feedback from the P&R process, Cynthesizer's timing parameters can be further constrained to meet the implementation requirements without rewriting the original source code. The Cynthesizer SystemC to GDSII flow provides designers with the values of the higher abstraction level while retaining the implementation detail and accuracy.
CynWare: Behavioral level SystemC IP building blocks
With Cynthesizer v3.3, Forte is releasing its CynWare SystemC IP library, giving designers synthesizable building blocks to jumpstart their designs. Since these pre-designed elements are implementation independent, they are re-targetable to different processes or QoR targets without performance or area penalties. The result is truly reusable design IP that accelerates the design and verification process.
The CynWare IP library currently contains synthesizable:
- Floating point datatypes available in IEEE754 single and double precision as well as other combinations of exponent and mantissa width defined by the user
- Fixed point datatypes
- Basic connectivity interfaces such as streaming data, FIFO-based, and memory interfaces
- Master and slave bus interfaces for connection using the AMBA® AHB™
Transaction-level models (TLM) for fast simulation speeds are included for all interface IP.
Additional Features and QoR optimizations
Forte Cynthesizer v3.3 added the following new features and improvements:
- The Cynthesizer Workbench – a new graphical interactive analysis environment that provides a number of different data views including detailed analysis of the control and data flow, register usage, and other hardware details all linked to annotated source code views. Cross-linked views make it easy to analyze details of the design to understand implementations tradeoffs and make changes for better QoR.
- Advanced Control of Output Port Timing – allows various output port timing and register scenarios to be defined, providing fine control over the exact circuit built to drive the output port and its timing.
- Timing Aggressiveness Control – allows designers to specify the level of timing aggressiveness used when processing the design with a single simple control.
- Design scheduling improvements – improvements to the underlying scheduling algorithms that allow Cynthesizer to better implement designs that include conditional access to multiple memories to reduce overall design latency.
Pricing and Availability
Cynthesizer v3.3 is immediately available to existing customers without cost. The CynWare IP library has several components some of which are included as part of the Cynthesizer product. Others are priced on a per project basis.
About Forte Cynthesizer
Forte's Cynthesizer significantly reduces the time needed to create complex chips and systems by automatically generating high-quality hardware designs from high-level algorithms. Cynthesizer is silicon-proven with uncompromising quality of results that often exceed hand-coded RTL. Cynthesizer has been used on over 130 designs and is in production use in more than 25 of the top systems and semiconductor companies worldwide.
Forte Design Systems is a leading provider of software products that enable design at a higher level of abstraction. Forte's innovative high-level synthesis technology allows design teams creating complex electronic systems from algorithmic designs using ASICs, FPGAs, and SoCs to significantly reduce their overall design and verification time. Forte is headquartered at 100 Century Center Court, San Jose, CA 95112. For more information, visit www.ForteDS.com.
|
Related News
- Forte Design Systems Announces Cynthesizer 5 SystemC High-Level Synthesis
- Forte Design Systems' SystemC High-Level Synthesis Selected for Fujitsu Semiconductor's ASIC Reference Flow
- Forte Unveils Cynthesizer Ultra, Next-Generation High-level Synthesis
- Calypto, Forte Collaboration Results in Advanced SystemC Design Flow
- VaST Integrates CoMET and METeor into Eclipse 3.3 Framework
Breaking News
- September foundry sales: a tale of differing fortunes
- Exclusive Interview: Antti Rauhala Discusses CoreHW's CHW3021 Radio Front-End IC
- SEMIFIVE Extends Partnership with Arm to Advance AI and HPC SoC Platforms
- DisplayPort Rx PHY and Controller IP Cores in multiple Leading Technology Nodes for Next-Generation Video SoCs
- SEMIFIVE Concluded Mass Production Contract for AI Chip with HyperAccel
Most Popular
- Intel, TSMC to detail 2nm processes at IEDM
- Crypto Quantique teams up with Attopsemi to simplify the implementation of PUF technology in MCUs and SoCs
- Efabless Unveils New Custom Chip Platform Designed for Edge ML Products
- Faraday and Kiwimoore Succeed in 2.5D Packaging Project for Mass Production
- SensiML Expands Platform Support to Include the RISC-V Architecture
E-mail This Article | Printer-Friendly Page |