The new FeRAM modifies Toshiba's original chainFeRAM TM architecture, which significantly contributes to chip scaling, with a new architecture that prevents cell signal degradation, the usual tradeoff from chip scaling. The combination realizes an upscaled FeRAM with a density of 128-megabit. Furthermore, a new circuit that predicts and controls the fluctuations of power supply supports high-speed data transfers. This allowed integration of DDR2 interface to maximize data transfers at a high throughput at low power consumption, realizing read and write speeds of 1.6 gigabytes a second. In developing the new FeRAM, Toshiba broke its own record of 32-megabit density and 200-megabites-a-second data transfers, pushing performance to eight times faster than the transfer rate of the previous records and the fastest speed of any non-volatile RAM.
FeRAM combines the fast operating characteristics of DRAM with flash memory's ability to retain data while powered off, attributes that continue to attract the attention of the semiconductor industry. Toshiba will continue R&D in FeRAM, aiming for further capacity increases and eventual use in a wide range of applications, including the main memory of mobile phones, mobile consumer products, and cache memory applications in products such as mobile PCs and SSDs.Outline of New Technology:
Main specifications:
Process | 130 nanometer CMOS |
Density | 128 megabits |
Cell size | 0.252 µm2 |
Read/ write speed (bandwidth) | 1.6 gigabytes/second (DDR2 interface) |
Cycle time | 83 nanoseconds |
Access time | 43 nanoseconds |
Power supply | 1.8V |
1When used herein in relation to memory density, megabit and/or Mb means 1,024x1,024 = 1,048,576 bits. Usable capacity may be less.
2Read and write speed may vary depending on the read and write conditions, such as devices you use and file sizes you read and/or write. (For purposes of measuring read or write speed in this context, 1 Gigabyte or GB = 1,000,000,000 bytes).
3As of the date of this announcement.