Dolphin Integration's Panoply of Memories and Standard Cell Libraries for easing the fabrication capacity shortage
Meylan, France – August 27, 2010. The release of the SESAME Reduced Cell Stem Library uHD-BTF rel 1.2 complements the already celebrated Dolphin Integration’s High Density and Low Power optimized Panoply of Silicon IPs.
Embedding instances of the Pluton architecture for single port RAM and of the Cassiopeia architecture for double metal programmable ROM, plus a logic block designed with the uHD-BTF library leads to a SoC density increased by up to 20%.
Are you puzzled about the achievement of such performance?
Please have a look at the brochure http://www.design-reuse.com/sip/view.php?id=23830 and surf the TSMC website: Dolphin Integration is promoted as the provider for the highest density and lowest power libraries for TSMC 180 nm on TSMC’s catalog!
To gain access to evaluation material, contact directly the product manager at ragtime@dolphin.fr
About Dolphin Integration
Dolphin Integration is up to their charter as the most adaptive creator in the Microelectronics Design Industry to "enable mixed signal Systems-on-Chip". It stars a quality management stimulating reactivity for innovation.
Their current mission is to supply worldwide customers with fault-free, high-yield and reliable sets of CMOS Virtual Components, resilient to noise and drastic for low power-consumption, together with engineering assistance and product evolutions customized to their needs.
For more information about Dolphin, visit: www.dolphin.fr/ragtime
|
Dolphin Semiconductor Hot IP
Related News
- Ultra high density standard cell library SESAME uHD-BTF to enrich Dolphin Integration's panoply at TSMC 90 nm eF and uLL
- Dolphin Integration widens their catalog with libraries targeting both Low Power and High Speed
- A Patented Breakthrough for all Performances of Dolphin Integration's Standard Cell Libraries
- eWBM selects Dolphin Integration's Single port SRAM and thick oxide standard cell library at GF 55 LPx
- 90% Reduction in power consumption for RFID chips with Dolphin Integration's SESAME eLC standard cell library
Breaking News
- Arteris Joins Intel Foundry Accelerator Ecosystem Alliance Program to Support Advanced Semiconductor Designs
- SkyeChip Joins Intel Foundry Accelerator IP Alliance
- Siemens and Intel Foundry advance their collaboration to enable cutting-edge integrated circuits and advanced packaging solutions for 2D and 3D IC
- Cadence Expands Design IP Portfolio Optimized for Intel 18A and Intel 18A-P Technologies, Advancing AI, HPC and Mobility Applications
- Synopsys and Intel Foundry Propel Angstrom-Scale Chip Designs on Intel 18A and Intel 18A-P Technologies
Most Popular
- QuickLogic Delivers eFPGA Hard IP for Intel 18A Based Test Chip
- Siemens collaborates with TSMC to drive further innovation in semiconductor design and integration
- Aion Silicon Joins Intel Foundry Accelerator Design Services Alliance to Deliver Next-Generation Custom SoCs at Scale
- TSMC Unveils Next-Generation A14 Process at North America Technology Symposium
- BOS Semiconductors to Partner with Intel to Accelerate Automotive AI Innovation
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |