Mentor sets new software scaling benchmark for Semiconductor Design Workload on Microsoft Azure
June 3, 2019 -- Mentor, a Siemens business, today announced that the Calibre™ platform Physical Verification Suite has achieved a new standard for electronic design automation (EDA) software scalability on the Microsoft Azure cloud platform.
The benchmarks were achieved during scaling experiments on 5nm test chips and a full reticle-sized 7nm production design on Azure. In these deployments, Calibre scaled out to more than 4,000 CPUs - an industry record for an EDA tool scaling a single job on Azure. Mentor and Azure plan additional experiments to demonstrate further scaling and establish recommended chip design sizes to help mutual customers achieve their target runtimes in cloud deployments.
“Mentor is pleased to have partnered with Microsoft Azure to define a new benchmark with Calibre for scaling for Semiconductor Design Workloads,” said Michael Buehler-Garcia, vice president of product management, Calibre Design Solutions for Mentor. “As IC companies increasingly look to leverage cloud capacity for faster turnaround times on advanced process node designs, they can be confident that their designs will optimally scale in Microsoft Azure’s robust, secure cloud environment.”
“Calibre has set a new benchmark for EDA tool performance, scalability and efficient memory use – all metrics of increasingly critical importance as new semiconductor process nodes introduce unparalleled complexity and encourage ever-larger CPU runs,” said Mujtaba Hamid, head of Product Management, Silicon, Electronics and Gaming, Azure Engineering, Microsoft Corp. “Calibre supports the rapidly evolving requirements of our semiconductor customers, while demonstrating the outstanding security and performance that Microsoft Azure cloud offers to the demanding EDA market.”
Used throughout the global semiconductor ecosystem as the signoff physical verification solution of choice, Mentor’s Calibre platform continues to set the pace for verification accuracy, reliability and performance. IC designers can use Calibre in any design flow, and while running on either traditional in-house compute configurations or in public cloud environments such as Microsoft Azure.
At DAC 2019 in Las Vegas, Mentor and Microsoft Azure will host a luncheon session on Tuesday, June 4 at 12:00pm, where attendees can learn more about the latest strategies and technologies available for cloud-based IC design. To register please visit: https://bit.ly/2V5XhdY.
About Mentor Graphics
Mentor Graphics Corporation, a Siemens business, is a world leader in electronic hardware and software design solutions, providing products, consulting services, and award-winning support for the world’s most successful electronic, semiconductor, and systems companies. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. Web site: http://www.mentor.com.
|
Related News
- Cadence and Microsoft Collaborate to Facilitate Semiconductor and System Design on the Microsoft Azure Cloud Platform
- Arteris Releases the Latest Generation of Magillem Registers to Automate Semiconductor Hardware/Software Integration
- AI Software Startup Moreh Partners with AI Semiconductor Company Tenstorrent to Challenge NVIDIA in AI Data Center Market
- Cycuity Sets New Standard for Semiconductor Chip Security Assurance with Next Generation of Radix Technology
- Nordic Semiconductor and Arm reaffirm partnership with licensing agreement for latest low power processor designs, software platforms, and security IP
Breaking News
- Arteris Joins Intel Foundry Accelerator Ecosystem Alliance Program to Support Advanced Semiconductor Designs
- SkyeChip Joins Intel Foundry Accelerator IP Alliance
- Siemens and Intel Foundry advance their collaboration to enable cutting-edge integrated circuits and advanced packaging solutions for 2D and 3D IC
- Cadence Expands Design IP Portfolio Optimized for Intel 18A and Intel 18A-P Technologies, Advancing AI, HPC and Mobility Applications
- Synopsys and Intel Foundry Propel Angstrom-Scale Chip Designs on Intel 18A and Intel 18A-P Technologies
Most Popular
- QuickLogic Delivers eFPGA Hard IP for Intel 18A Based Test Chip
- Siemens collaborates with TSMC to drive further innovation in semiconductor design and integration
- Aion Silicon Joins Intel Foundry Accelerator Design Services Alliance to Deliver Next-Generation Custom SoCs at Scale
- TSMC Unveils Next-Generation A14 Process at North America Technology Symposium
- BOS Semiconductors to Partner with Intel to Accelerate Automotive AI Innovation
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |