NEDO Approves Rapidus' FY2024 Plan and Budget for "Research and Development of 2nm-generation semiconductor integration technology and short TAT manufacturing technology based on Japan-US collaboration"
Also Selects Rapidus for “Development of Chiplet, Package Design, and Manufacturing Technology for 2nm-Generation Semiconductors”
April 2, 2024 – Rapidus Corporation (Head Office: 4-1 Kojimachi, Chiyoda-ku, Tokyo; President and CEO: Atsuyoshi Koike), a company involved in the research, development, design, manufacture, and sales of advanced logic semiconductors, today announced that the New Energy and Industrial Technology Development Organization (NEDO) has approved its FY2024 plan and budget for “Research and Development of 2nm-generation semiconductor integration technology and short TAT manufacturing technology based on Japan-US collaboration” under ” Post 5G Information and Communication Systems Infrastructure Enhancement R&D Project / Development of Advanced Semiconductor Manufacturing Technology (Commissioned).” In addition, NEDO has selected its proposal for “Development of Chiplet, Package Design, and Manufacturing Technology for 2nm-Generation Semiconductors.
In November 2022, Rapidus’ proposal was selected as a next-generation semiconductor R&D project for the “Research and Development of 2nm-generation semiconductor integration technology and short TAT manufacturing technology based on Japan-US collaboration.” Based on this project, Rapidus started construction of the IIM (Innovative Integration for Manufacturing), a manufacturing base in Chitose City, Hokkaido, and is developing mass production technology for 2nm-generation logic semiconductors by dispatching engineers to IBM Corporation, and achieved the target for FY2023. Furthermore, with the approval of this fiscal year plan and budget, Rapidus will start clean room operation and introduce EUV lithography machines and other manufacturing equipment in preparation for the pilot line operation starting in April 2025.
With the selection of this proposal for the “Development of Chiplet and Package Design and Manufacturing Technology for 2nm-Generation Semiconductors,” Rapidus will develop design and manufacturing technology for chiplet packages with the aim of establishing design kits and chiplet test technology, which are necessary for mass production and designs of chiplet packages that achieve larger size and lower energy consumption through the use of 2nm generation semiconductors.
These back-end process areas require innovation in tandem with the development of cutting-edge semiconductors in the front-end process. Rapidus aims to provide its customers with a Rapid and Unified Manufacturing Service (RUMS), which will enable short TAT semiconductor manufacturing by providing design support and integrated front-end and back-end processes.
For the back-end process, Rapidus will utilize a part of Seiko Epson Corporation’s Chitose Plant (758-173 Bibi, Chitose City, Hokkaido), which is adjacent to the IIM under construction in Bibi World, an industrial park in Chitose City, to conduct pilot stage research and development.
Rapidus will establish its business as a domestic foundry featuring short TAT production to secure domestic supply of advanced logic semiconductors, which are the key to economic security, and contribute to enhancing Japan’s industrial competitiveness and boosting convenience in national life.
About Rapidus Corporation
Rapidus Corporation aims to develop and manufacture the world’s most advanced logic semiconductors. We will create new industries together with our customers through the development and provision of services to shorten cycle times in design, wafer processes, 3D packaging, and more. We will continue to challenge ourselves in order to contribute to the fulfillment, prosperity, and happiness of people’s lives using semiconductors.
|
Related News
- Rapidus and Tenstorrent Partner to Accelerate Development of AI Edge Device Domain Based on 2nm Logic
- Intel, Micron, and Analog Devices Join MITRE Engenuity's Semiconductor Alliance to Define Principles for Joint Research and Collaboration for a More Resilient U.S. Semiconductor Industry
- Socionext Announces Collaboration with Arm and TSMC on 2nm Multi-Core Leading CPU Chiplet Development
- SandBox Semiconductor Adds Hybrid Metrology Capabilities to Industry's Leading Physics-based, AI-enabled Process Optimization Platform, Creating the First Software Solution to Holistically Address Process Development Challenges
- PsiQuantum Expands Development Engagement and Plan for Production Ramp of Quantum Computing Technology at SkyWater's Minnesota Fab
Breaking News
- Fractile raises $15m seed funding to develop radical new AI chip and unlock exponential performance improvements from frontier AI models
- Ceva Bluetooth Low Energy and 802.15.4 IPs Bring Ultra-Low Power Wireless Connectivity to Alif Semiconductor's Balletto Family of MCUs
- Agile Analog delivers customizable IP on GlobalFoundries' FinFet and FDX processes
- Ian Walsh appointed as Sondrel's Regional VP for America
- Systems Designed Today Must Support Post-Quantum Cryptography Tomorrow
Most Popular
- Imagination Technologies announces new capital investment from Fortress Investment Group
- Alphawave Semi: Q2 2024 Trading and Business Update
- Agile Analog delivers customizable IP on GlobalFoundries' FinFet and FDX processes
- Efinix Releases Topaz Line of FPGAs, Delivering High Performance and Low Power to Mass Market Applications
- Comcores supports BAE systems as a key partner with JESD204C IP
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |