IBM mulls memory changes to PowerPC
![]() |
IBM mulls memory changes to PowerPC
By Chris Edwards, EE Times
June 5, 2001 (5:58 a.m. EST)
URL: http://www.eetimes.com/story/OEG20010601S0031
IBM Microelectronics is considering changing the memory architecture in future high-end PowerPC processors to make them more compatible with the embedded processors. IBM is looking at using the Book E specification in the new processors, although the move would demand changes to operating systems, such as MacOS. Devised by IBM and Motorola, Book E defines architectural attributes such as the way that the processors handle memory. Kalpesh Gala, strategic marketing manager for IBM Microelectronics, said: "The 440 is the first Book E processor core. The system-on-chip families are where Book E has begun. "It is to be decided if Book E is pushed into the high end or if we maintain PowerPC Classic. "One of the fundamental difficulties is the memory management scheme. Lots of customers use the existing model. They will increase their memory addressability [using the new scheme] but it is a question of whether they will do that." Sebastien Marineau, netcomm architect for OS supplier QNX, said: "The Book E MMU is quite a bit different from the traditional model but is very close to the 405 and we have ported QNX to that. We anticipate that moving over to Book E would be straightforward. The MMU portion of the OS is a relatively small amount of code." For its next-generation architecture, IBM is working on a single-chip multiprocessor PowerPC which the company describes as a multicore superscalar design and which will work in symmetric multiprocessor systems. The multicore processor could run "a single instruction stream or separate instruction schemes", said Gala. The 1GHz-plus multicore superscalar processor will incorporate a single-instruction, multiple-data engine along the same lines as Motorola's Altivec and support for RapidIO. "We are talking to customers about what they would like on top of Altivec," said Gala.
Related News
- Rambus Renews License With IBM
- Kilopass XPM Non Volatile Memory IP Validated on IBM 45nm SOI Process Successfully Passing JEDEC 47 Testing to Assure 10-Year Operating Life
- Novocell Smartbit Antifuse OTP NVM Memory Validated at IBM Foundry at Processes from 350nm to 130nm
- Kilopass XPM IP Provides Non Volatile Memory in IBM 65nm LPE Process For Portable Devices That Demand Lower Leakage Than Bulk CMOS Provides
- IBM Plans to Acquire Texas Memory Systems
Breaking News
- Silex Insight unleashes their new video codec (Colibri), that will shape the future of AV over IP distribution over 1GbE
- IAR Systems announces availability of RISC-V development tools with certification for IEC 61508 and ISO 26262
- proteanTecs Joins the TSMC IP Alliance Program
- BrainChip's Success in 2020 Advances Fields of On-Chip Learning and Ultra-Low Power Edge AI
- Revenue per Wafer Climbs As Demand Surges for 5nm/7nm IC Processes
Most Popular
- Verisilicon High-Performance and High-Quality AI Video Processor Powers Leading Datacenters
- AMD, TSMC & Imec Show Their Chiplet Playbooks at ISSCC
- Synopsys Delivers Breakthrough Performance with New ZeBu Empower Emulation System for Hardware-Software Power Verification
- Global Semiconductor Sales Increase 13.2% year-to-year in January
- Achronix and Mobiveil Announce Partnership to Deliver High-Speed Controller IP and FPGA Engineering Services
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |