Aeonic Generate Clock Generation Module [PLL], 8x smaller than fractional analog solutions
The CGM is constructed using Movellus’ patented TrueDigital™ technology. The product is delivered as soft IP and implemented using the customer’s standard cell library. With proven process portability (65 nm to 3 nm) and minimal area footprint, the CGM is ideally suited for large scale distribution within an SoC.
View Aeonic Generate Clock Generation Module [PLL], 8x smaller than fractional analog solutions full description to...
- see the entire Aeonic Generate Clock Generation Module [PLL], 8x smaller than fractional analog solutions datasheet
- get in contact with Aeonic Generate Clock Generation Module [PLL], 8x smaller than fractional analog solutions Supplier