Switching regulator, inductor-based, PWM mode, high efficiency
ARC HS68 64-bit, dual-issue processor with MMU for embedded Linux applications
The ARC HS66 and HS68 processors are based on the advanced ARCv3 instruction set architecture (ISA) and pipeline, which provides leadership power efficiency and code density. The processors feature a 52-bit physical address space and can directly address memories up to 4.5 Petabytes (4.5x1015) in size. For applications requiring higher performance, Multicore Processor (MP) versions of the HS66 and HS68 are available with support for up to 12 HS CPU cores and up to 16 hardware accelerators in the processor cluster.
The ARC HS66 features level 1 (L1) instruction and data cache and close coupled memory (CCM) and is optimized for use in high-performance real-time embedded applications. The HS68 is designed for use in applications running Linux or SMP Linux. The HS68 has all the features of the HS66 plus support for L2 cache up to 16 MB and a Memory Management Unit (MMU).
View ARC HS68 64-bit, dual-issue processor with MMU for embedded Linux applications full description to...
- see the entire ARC HS68 64-bit, dual-issue processor with MMU for embedded Linux applications datasheet
- get in contact with ARC HS68 64-bit, dual-issue processor with MMU for embedded Linux applications Supplier
64-bit processor IP
- 64-bit RISC-V application processor core with 7-stage pipeline
- 64-bit RISC-V application processor core with L2 cache coherence
- RISC-V 64-bit Processor
- Compact, efficient 64-bit RISC-V processor with 5-stage pipeline
- 64-Bit 8-stage superscalar processor that supports RISC-V specification, including GCN
- 64-bit 8-stage superscalar processor that supports RISC-V specification, including GCNP and Linux