B28HKDDRPHY-D34LP34 IP is compliant to JESD79-3F(DDR3), JESD79-4A(DDR4), JESD209-3B(LPDDR3), JESD209-4A (LPDDR4), DFI3.1 specification and delivers an unbeatable combination of DDR speed and low power operation. With DSCL and DABC technology, B28HKDDRPHY-D34LP34 IP can automatically compensate chip/package/board/memory PVT variation and bit-bit skew. B28HKDDRPHY-D34LP34 delivers the highest DDR performance, the smallest area and the shortest bring up time.
It is easy to integrate B28HKDDRPHY-D34LP34 with BDDRCTL-D34LP34 controller IP or other third party DDR controller through the AHB/APB register interface and DFI3.1 interface. Technique support will be provided to help the customer for integration/validation.