USB2.0 OTG PHY supporting UTMI+ level 3 interface - 28HK/55LL
Library of LVDS Ios cells in HHGrace 130nm~55nm
LVDS receiver I/O can receive differential signals with full-scale common voltage and small differential voltage.
View Library of LVDS Ios cells in HHGrace 130nm~55nm full description to...
- see the entire Library of LVDS Ios cells in HHGrace 130nm~55nm datasheet
- get in contact with Library of LVDS Ios cells in HHGrace 130nm~55nm Supplier
LVDS IP
- TSMC GF LVDS Tx/Rx with optional CMOS I/O
- TSMC FPD-Link / OpenLDI / LVDS forwarded clock SERDES Link
- TSMC 3nm (N3E) 1.5V LVDS
- TSMC 3nm (N3E) 1.2V LVDS Tx/Rx with 1.8V BGR
- Display LVDS/MIPI D-PHY/sub-LVDS combo Transmitter 1.0G/2.5G/1.0Gbps 10-Lane
- LVDS IO handling data rate up to 50Mbps with maximum loading 60pF