MIPI D-PHY 1.5Gbps (4-lanes TX/RX, PLL Integrated) GF 55LPe
Integration functionality is the phrase for today’s leading-edge mobile devices that contain solutions enabling growing volumes of content and video, more ways to control and interact, and longer battery life usage.
Developed and available early in the life-cycle of the most advanced semiconductor process nodes, the D-PHY IP is designed to be robust under varying signal strength and noise conditions.
View MIPI D-PHY 1.5Gbps (4-lanes TX/RX, PLL Integrated) GF 55LPe full description to...
- see the entire MIPI D-PHY 1.5Gbps (4-lanes TX/RX, PLL Integrated) GF 55LPe datasheet
- get in contact with MIPI D-PHY 1.5Gbps (4-lanes TX/RX, PLL Integrated) GF 55LPe Supplier
MIPI D-PHY IP
- MIPI CSI-2 Controller Core
- MIPI D-PHY IP for TSMC (5nm, 6/7nm, 12/16nm, 22nm, 28nm, 40nm)
- MIPI CSI DSI C-PHY IP for TSMC (5nm, 6/7nm, 12/16nm, 22nm, 28nm, 40nm)
- MIPI DSI Receiver Controller v1.3
- MIPI DSI Transmit Controller v1.3
- MIPI CSI-2 controller Receiver v 2.1, Compatible with MIPI C-PHY v1.2 & DPHY v2.1.