MIPI D-PHY DSI RX (Receiver) in TSMC 40LP
The IP is configured as a MIPI slave optimized for display interface applications (DSI).
The High-Speed signals have a low voltage swing, while Low-Power signals have large swing. High-Speed functions are used for High-Speed Data traffic while low power functions are mostly used for control.
View MIPI D-PHY DSI RX (Receiver) in TSMC 40LP full description to...
- see the entire MIPI D-PHY DSI RX (Receiver) in TSMC 40LP datasheet
- get in contact with MIPI D-PHY DSI RX (Receiver) in TSMC 40LP Supplier
Block Diagram of the MIPI D-PHY DSI RX (Receiver) in TSMC 40LP

MIPI D-PHY Transmitter IP
- MIPI CSI DSI Controller - CPHY CSI-2 Transmitter v 2.1, Compatible with MIPI C-PHY v1.2 & DPHY v2.1.
- MIPI D-PHY CSI-2 TX+ (Transmitter) IP in TSMC 28HPC+
- MIPI D-PHY CSI-2 TX (Transmitter) in GlobalFoundries 22FDX
- MIPI D-PHY CSI-2 TX (Transmitter) in TowerJazz 65BSB
- MIPI D-PHY CSI-2 TX (Transmitter) in TSMC 22ULL
- MIPI D-PHY Tx IP, Silicon Proven in TSMC 22ULP