90nm OTP Non Volatile Memory for Standard CMOS Logic Process
Superscalar Out-of-Order Execution Multicore Cluster
View Superscalar Out-of-Order Execution Multicore Cluster full description to...
- see the entire Superscalar Out-of-Order Execution Multicore Cluster datasheet
- get in contact with Superscalar Out-of-Order Execution Multicore Cluster Supplier
Block Diagram of the Superscalar Out-of-Order Execution Multicore Cluster IP Core
RISC-V; superscalar;dual-issue;8-stage pipeline;microprocessor;64-bit IP
- 64-Bit 8-stage superscalar processor that supports RISC-V specification, including GCN
- 64-bit 8-stage superscalar processor that supports RISC-V specification, including GCNP and Linux
- 32-bit 8-stage superscalar processor that supports RISC-V specification, including GCN
- 32-bit 8-stage superscalar processor that supports RISC-V specification, including GCNP (DSP)
- 32-bit 8-stage superscalar processor that supports RISC-V specification, including GCNP and Linux
- 64-bit RISC-V Multicore Processor with 1024-bit Vector Extension