Upgraded PUF-based Crypto Coprocessor (Compliant with TLS 1.3 / FIPS 186-5)
eDisplay Port / Display Port v1.4 Tx PHY and Controller IP Cores is available in 40nm ULP and 12nm FFC for your picture perfect UHD, 8K, 4K Display Applications
15th November 2021 – T2MIP, the global independent semiconductor IP Cores provider & Technology experts, is pleased to announce the immediate availability of its partner’s VESA standard eDisplay Port / Display Port v1.4 Tx Controller and matching PHY IP Cores in 40nm ULP and 12nm FFC which are silicon proven in major Fabs with a clear lossless video compression technology that multiplies the DisplayPort data transfer capacity.
This DisplayPort version 1.4 compliant transmitter PHY supports 1.62Gbps (RBR) to 8.1Gbps (HBR3) bit rate. Equipped with configurable analog characteristics such as integrated 100-ohm termination resistors with common-mode biasing and Integrated equalizer with tuneable strength, at about 1.8V/0.9V power supply makes it powerful, yet less energy consuming. eDisplay Port / Display Port v1.4 Tx PHY IP Cores packetized data transmission allows higher resolution using fewer pins. Along with supports for HDCP 2.2, HDCP 1.4 and with DSC’s bandwidth reduction, the DisplayPort 1.4 standard can be used to transport Ultra High Definition (UHD) and High Dynamic Range (HDR) video streams across a single DisplayPort interface for high end display applications with 8K and 4K resolutions.
eDisplayPort/ DisplayPort 1.4 Tx Controller IP’s version 1.4 compliant transmitter supports Forward Error Correction (FEC) and consists of configurable (4/2/1) link channels and one AUX channel that makes it flexible for use with added benefit of backward compatibility. It also supports 1.62/2.7/5.4/8.1Gbps (HBR3) bit rate and all recommended link rate. The Transmitter Controller core supports main link operation with 1 or 2 or 4 lanes, which can in turn facilitate support for Default and Enhanced Framing Mode, SST mode, Normal and Alternate Scrambler Seed Reset.
The eDisplayPort/DisplayPort v1.4 Tx Controller IP comes with Verilog RTL or netlist source code of LINK controller and Simulation testbench. The eDisplayPort/DisplayPort v1.4 Tx PHY IP is also available in process nodes other than 40nm ULP and 12nm FFC in major Fabs, which are proven and in production chips such as computing, digital displays, monitors, TVs and other consumer electronics.
In addition to Display Port/eDisplayPort IP Cores, T2M‘s broad silicon Interface IP Core Portfolio includes USB, HDMI, MIPI (CSI, DSI, UniPro, UFS, Soundwire, I3C), PCIe, DDR, 10/100/1000 Ethernet, V by One, programmable SerDes, Serial ATA and many more, available in major Fabs in process geometries as small as 7nm. They can also be ported to other foundries and leading-edge processes nodes on request.
Availability: These Semiconductor Interface IP Cores are available for immediate licensing either stand alone or with pre-integrated Controllers and PHYs. For more information on licensing options and pricing please drop a request / MailTo
About T2M: T2MIP is the global independent semiconductor technology experts, supplying complex semiconductor IP Cores, Software, KGD and disruptive technologies enabling accelerated development of your Wearables, IOT, Communications, Storage, Servers, Networking, TV, STB and Satellite SoCs. For more information, please visit: www.t-2-m.com
|
T2M Hot IP
- Bluetooth Dual Mode v5.4 / IEEE 15.4 PHY/RF IP in TSMC22nm ULP
- GNSS Ultra low power (GPS, Galileo, GLONASS, Beidou3, QZSS, IRNSS, SBAS) Digital ...
- USB 3.0/ PCIe 2.0/ SATA 3.0 Combo PHY IP, Silicon Proven in TSMC 28HPC+
- DVB-S2X WideBand Demodulator & Decoder IP (Silicon Proven)
- MIPI D-PHY Tx IP, Silicon Proven in TSMC 22ULP
Related News
- eDisplay Port / Display Port v1.4 Tx PHY and Controller IP in 40ULP and 12FFC process nodes for lagless and pure UHD Displays is available for immediate licensing
- Elevate your Video and Display applications with the Multi-Stream Transport of DisplayPort/eDisplayPort v1.4 Rx PHY IP Cores in 22nm, 28nm and 40nm with Matching Controllers
- eDisplay Port/Display Port v1.4 Tx PHY and Controller IP Cores in 12FFC and 40LP for cutting edge display applications is available for immediate licensing
- Display Port/eDisplay Port v.1.4 Tx-Rx PHY & Controller Silicon Proven IP Cores with high Bandwidth and 4K/8K Resolution is ready for immediate licensing
- eDisplay Port Tx PHY and Controller IP Cores in 12FFC and 40ULP for an immersive UHD experience at 8K
Breaking News
- PUFsecurity Unveils Next-Gen Crypto Coprocessor PUFcc7 Featuring High-speed Performance and TLS 1.3 Support
- SEMIFIVE Starts Mass Production of its 14nm AI Inference SoC Platform based Product
- VeriSilicon's complete Bluetooth Low Energy IP solution is fully compliant with LE Audio specification
- TASKING and Andes Announce FuSa Compliant Compiler Support for Andes RISC-V ASIL Compliant Automotive IP
- Efabless Launches an "AI Wake Up Call" Open-Source Silicon Design Challenge
Most Popular
- Intel and Arm Team Up to Power Startups
- Chiplet Interconnect Pioneer Eliyan Closes $60 Million Series B Funding Round, Co-led by Samsung Catalyst Fund and Tiger Global Management to Address Most Pressing Challenge in Development of Generative AI Chips
- PUFsecurity Unveils Next-Gen Crypto Coprocessor PUFcc7 Featuring High-speed Performance and TLS 1.3 Support
- Renesas Introduces Industry's First General-Purpose 32-bit RISC-V MCUs with Internally Developed CPU Core
- SmartSoC Solutions Joins TSMC Design Center Alliance to Boost Semiconductor Innovation in India
E-mail This Article | Printer-Friendly Page |