Silicon Creations' Fractional-N PLL Technology Leveraged at Israel's Bar-Ilan University SoC Lab
Lawrenceville, Ga. – October 29, 2018 – Silicon Creations, a leading supplier of high-performance analog and mixed-signal intellectual property (IP), today announced that the SoC Lab at Israel’s Bar-Ilan University as part of the HiPer Consortium project has successfully integrated Silicon Creations’ LC and ring PLLs (phase lock loop) intellectual property (IP) in its SoC1 chip implemented in TSMC 28HPC process node. A second chip, SoC2, implemented in TSMC 16 FinFET process node and using Silicon Creations’ ring PLL IP is just months away from tape-out.
Silicon Creations produces a wide range of PLLs for most advanced process nodes. These include general-purpose Fractional-N PLLs, IoT PLLs with 32kHz RTC reference clock, Low-area Core voltage PLLs and Deskew PLLs for DDR interfaces as well as ultra-low jitter ring and LC-PLLs for demanding applications. The company’s PLLs are used in almost every vertical market and are an excellent choice for smart phones, battery-operated products, networking chips, energy-efficient and IoT chips, portable audio, set-top boxes, flat panel displays, high-performance computing, and mass storage.
“Israel has always been a very active region for us as a company. We have delivered both PLL and SerDes IP to Israeli customers for a wide variety of applications in very challenging process nodes including FinFET down to 7nm,” said Andrew Cole, vice president, Silicon Creations. “We are pleased to contribute our proven PLL technology to the SoC Lab at Bar-Ilan and support the university in developing the next generation of electronics.”
About Bar-Ilan’s SoC Lab
The SoC Lab, funded by the Ministry of Economy’s Magnet Program, was established to address multiple challenges of SoC design. SoC complexity is exponentially growing due to increasing demand for integration, compute capabilities, and efficiency. This complexity brings challenges in design, integration, verification and implementation. In addition, when time to market is a significant factor, an optimized generic flow is necessary.
For the first time, Israel has a scaled SoC design, implementation, and measurement laboratory that combines academic research with actual industry requirements. As a part of the HiPer consortium project, the Lab teams together with the industry partners to develop a generic and scalable SOC platform on which different research projects can be explored, implemented, and tested. The Lab’s vision is to help lower the “highly advanced technologies entry bar” for Israeli companies by providing a generic SoC Platform, and thus allowing them to focus on innovation by the reduction of overheads. More information about the HiPer consortium is available at www.hiper.org.il.
About Silicon Creations
Silicon Creations is focused on providing world-class silicon intellectual property (IP) for precision and general-purpose timing (PLLs), SerDes and high-speed differential I/Os. Silicon Creations’ IP is in production from 7- to 180-nanometer process technologies. With a complete commitment to customer success, its IP has an excellent record of first silicon to mass production in customer designs. Silicon Creations, founded in 2006, is self-funded and growing. The company has development centers in Atlanta, Ga., and Krakow, Poland, and worldwide sales representation. For more information, visit www.siliconcr.com.
|
Silicon Creations Hot IP
Related News
- Silicon Creations Successfully Tapes Out Complex RF Chip Using Simucad's Complete RF Tool Flow
- Virtual Silicon Announces Industry's First Delta-Sigma Fractional-N PLL Digital Frequency Synthesizer for Generic CMOS
- T2M-IP Presents Silicon Proven 22nm 1.5GHz Fractional-N PLL IP Core, with Dynamic Configuration for Wireless and Automotive SoCs - Licensing Now Available.
- Silicon Creations' SerDes Technology Designed into Novatek 8K TV SoC on TSMC 12nm Process
- Silicon Creations' PLL Technology Contributes to the First 7nm Mass Production Mining Chip
Breaking News
- Ceva multi-protocol wireless IP could simplify IoT MCU and SoC development
- Controversial former Arm China CEO founds RISC-V chip startup
- Fundamental Inventions Enable the Best PPA and Most Portable eFPGA/DSP/SDR/AI IP for Adaptable SoCs
- Cadence and TSMC Collaborate on Wide-Ranging Innovations to Transform System and Semiconductor Design
- Numem at the Design & Reuse IP SoC Silicon Valley 2024
Most Popular
- GUC provides 3DIC ASIC total service package to AI/HPC/Networking customers
- Qualitas Semiconductor Appoints HSRP as its Distributor for the China Markets
- Siemens collaborates with TSMC on design tool certifications for the foundry's newest processes and other enablement milestones
- Credo at TSMC 2024 North America Technology Symposium
- Huawei Mate 60 Pro processor made on SMIC 7nm N+2 process
E-mail This Article | Printer-Friendly Page |