Cadence and UMC Collaborate on 22ULP/ULL Reference Flow Certification for Advanced Consumer, 5G and Automotive Designs
Collaboration enables mutual customers to easily adopt the integrated Cadence digital full flow, which offers leading implementation and signoff technology for ultra-low power designs
SAN JOSE, Calif. and HSINCHU, Taiwan -- July 13, 2021 -- Cadence Design Systems, Inc. (Nasdaq: CDNS) and United Microelectronics Corporation (NYSE:UMC; TWSE: 2303) (“UMC”), a global semiconductor foundry, today announced that the Cadence digital full flow has been optimized and certified for the UMC 22ULP/ULL process technologies to accelerate consumer, 5G and automotive application design. The flow, which incorporates leading implementation and signoff technology for ultra-low power designs, enables mutual customers to deliver top-quality designs and achieve a faster path to tapeout. To learn more about the Cadence digital advanced-node solutions, please visit www.cadence.com/go/advnd22.
The Cadence digital full flow that has been optimized for use on UMC’s 22ULP/ULL process technologies includes the Innovus™ Implementation System, Genus™ Synthesis Solution, Liberate™ Characterization, Quantus™ Extraction Solution, Tempus™ Timing Signoff Solution, Litho Physical Analyzer and Physical Verification System. Some of the flow’s key capabilities that enable 22ULP/ULL design are as follows:
- Best-in-class design implementation and optimization engines: The engines are fully integrated from RTL to GDSII, enabling users to achieve power, performance and area (PPA) goals and reduce time to market.
- Optimal signoff convergence: Cadence offers the only digital flow with fully integrated place-and-route, timing signoff, physical verification and IR drop/power signoff capabilities, which provide unparalleled last-mile design closure with the fewest iterations to facilitate the timely delivery of advanced-node products.
- Low-power standard cell library development and characterization: UMC replaced its incumbent library characterization tool with Cadence Liberate Characterization, which is the foundation of the broader digital full flow and a critical piece that enables advanced timing and power analysis, optimization and signoff flows.
“Our 22ULP/ULL platform is ideal for a wide variety of semiconductor applications, including power- or leakage-sensitive consumer chips and wearable products that require longer battery life,” said Y.H. Chen, director of the IP Development and Design Support Division at UMC. “By collaborating with Cadence, we’re providing access to our latest process technologies and Cadence’s robust digital full flow, which enables our customers to meet stringent design requirements and achieve design and productivity goals.”
“Through our latest collaboration with UMC, our mutual customers can adopt our certified digital reference flow and UMC’s 22ULP/ULL low-power technologies and begin design work immediately,” said Kam Kittrell, senior product management group director in the Digital & Signoff Group at Cadence. “This certification allows UMC customers to leverage the most advanced low-power tool feature sets for synthesis, place-and-route, and signoff, enabling customers to design innovative applications with confidence.”
The Cadence digital full flow provides customers with a fast path to design closure and better predictability and supports the company’s Intelligent System Design™ strategy, which enables advanced-node system-on-chip (SoC) design excellence.
About Cadence
Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications, including consumer, hyperscale computing, 5G communications, automotive, mobile, aerospace, industrial and healthcare. For seven years in a row, Fortune magazine has named Cadence one of the 100 Best Companies to Work For. Learn more at cadence.com.
|
Cadence Hot IP
Related News
- UMC and Cadence Collaborate on Analog/Mixed-Signal Flow for 22ULP/ULL Process Technologies
- Tower Semiconductor and Cadence Announce New Reference Flow for Advanced 5G Communications and Automotive IC Development
- Cadence and UMC Certify mmWave Reference Flow on 28HPC+ Process for Advanced RF Designs
- Cadence and TSMC Collaborate on N16 79GHz mmWave Design Reference Flow to Accelerate Radar, 5G and Wireless Innovation
- UMC and Cadence Collaborate on 3D-IC Hybrid Bonding Reference Flow
Breaking News
- PUFsecurity Unveils Next-Gen Crypto Coprocessor PUFcc7 Featuring High-speed Performance and TLS 1.3 Support
- SEMIFIVE Starts Mass Production of its 14nm AI Inference SoC Platform based Product
- VeriSilicon's complete Bluetooth Low Energy IP solution is fully compliant with LE Audio specification
- TASKING and Andes Announce FuSa Compliant Compiler Support for Andes RISC-V ASIL Compliant Automotive IP
- Efabless Launches an "AI Wake Up Call" Open-Source Silicon Design Challenge
Most Popular
- Qualitas Semiconductor and Ambarella Sign Licensing Agreement
- ZeroPoint Technologies Signs Global Customer to Bring Hardware-Accelerated Compression to Hyperscale Data Centers
- Chiplet Interconnect Pioneer Eliyan Closes $60 Million Series B Funding Round, Co-led by Samsung Catalyst Fund and Tiger Global Management to Address Most Pressing Challenge in Development of Generative AI Chips
- Intel and Arm Team Up to Power Startups
- Alphawave Semi and InnoLight Collaborate to Demonstrate Low Latency Linear Pluggable Optics with PCIe 6.0® Subsystem Solution for High-Performance AI Infrastructure at OFC 2024
E-mail This Article | Printer-Friendly Page |