Moortec to Showcase its PVT Monitoring IP at TSMC 2019 Technology Symposium
April 17, 2019 -- Moortec will be showcasing its range of PVT Monitoring Subsystem Solutions supporting advanced node processes at TSMC 2019 Technology Symposium, which is taking place at the Santa Clara Convention Centre on Tuesday 23rd of April.
Moortec provide market leading high accuracy, highly featured PVT Subsystem IP for Process, Voltage & Temperature (PVT) monitoring, targeting advanced node CMOS technologies on 40nm, 28nm, 16nm, 12nm and 7nm. The Moortec Subsystem provides ASIC designers solutions for thermal management, detection of supply anomalies and the identification of process corners.
At TSMC 2019 Technology Symposium, Moortec will be exhibiting its range of silicon proven, ‘off the shelf’ monitoring IP solutions which are used for monitoring and controlling conditions on-chip to optimise performance, save power, increase reliability and cut costs.
Moortec monitoring IP is used by a wide range of customers worldwide. The use of third-party silicon proven IP on advanced Nodes is growing and as an IP Vendor Moortec are proud to have built long term customer relationships based on excellent products in terms of quality and reliability but also outstanding service, support and results.
Of particular relevance at the event will be the continued focus on applications such as AI, Data Center, Automotive, SSD Controllers and IoT. As a company Moortec are committed to expanding its advanced node in-chip monitoring portfolio while maintaining our focus as the leading PVT provider.
Moortec team will showcase its leading PVT Monitoring Subsystem Solution at booth #315
Moortec will also be exhibiting at the TSMC Technology Workshops which are taking place in Boston at the Marriott Burlington Hotel on Wednesday 1st May and Austin at the Fairmont Hotel on Wednesday 8th May.
To arrange a meeting at any of these events please email ramsay.allen@moortec.com or visit www.moortec.com
About Moortec
Moortec provides compelling embedded subsystem IP solutions for Process, Voltage & Temperature (PVT) monitoring, targeting advanced node CMOS technologies on 40nm, 28nm, 16nm, 12nm and 7nm. Moortec’s in-chip sensing solutions support the semiconductor design community’s demands for increased device reliability and enhanced performance optimization, enabling schemes such as DVFS, AVS and power management control systems. Moortec provides excellent support for IP application, integration and device test during production. Moortec’s high-performance analog and mixed-signal IP designs are delivered to ASIC and System on Chip (SoC) technologies within the Automotive, AI, IoT, Datacenter, DTV, HPC and Networking sectors.
For more information please visit www.moortec.com
|
Related News
- Moortec to Showcase its Advances in Embedded PVT Monitoring IP for 40nm-5nm at 2019 TSMC Open Innovation Platform Ecosystem Forum in Santa Clara
- Moortec to Showcase its PVT Monitoring IP at TSMC China Technology Symposium
- Moortec To Showcase Its PVT Monitoring IP At TSMC 2019 Boston Technology Workshop
- Moortec To Showcase Its Latest Embedded PVT Monitoring IP For 40nm-5nm At The 2019 ICCAD in Nanjing
- Moortec to Showcase its Latest Embedded PVT Monitoring IP for 40nm-5nm at the 2019 ARM TechCon in San Jose
Breaking News
- Alphawave Semi announced today a refocussing of the Board of Directors after reaching the three-year milestone since the Company's IPO
- Synopsys and Samsung Electronics Collaborate to Achieve First Production Tapeout of Flagship Mobile CPU with Leading Performance on Samsung Foundry's GAA Process
- Worldwide Silicon Wafer Shipments Dip 5% in Q1 2024, SEMI Reports
- GOWIN's progress in global automotive market gathers momentum with award of ISO 26262 certification for its FPGA design environment
- PCI-SIG® Announces CopprLink™ Cable Specifications for PCIe® 5.0 and 6.0 Technology
Most Popular
- Silvaco Announces Launch of Initial Public Offering
- TSMC's A16 Process Moves Goalposts in Tech-Leadership Game
- Radiation-Tolerant PolarFire® SoC FPGAs Offer Low Power, Zero Configuration Upsets, RISC-V Architecture for Space Applications
- Synopsys Accelerates Next-Level Chip Innovation on TSMC Advanced Processes
- QuickLogic Releases Aurora 2.6 with Expanded Operating System Support and Up to 15% Faster Performance
E-mail This Article | Printer-Friendly Page |